# A 48-V Wide- $V_{\rm in}$ 9–25-MHz Resonant DC–DC Converter

Juergen Wittmann<sup>®</sup>, *Member, IEEE*, Tobias Funk, *Member, IEEE*, Thoralf Rosahl, and Bernhard Wicht, *Senior Member, IEEE* 

Abstract—This paper presents a wide-Vin step-down parallel-resonant converter (PRC), comprising an integrated 5-bit capacitor array and a 300-nH resonant coil, placed in parallel to a conventional buck converter. Soft-switching resonant converters are beneficial for high-Vin multi-MHz converters to reduce dominant switching losses, enabling higher switching frequencies. The output filter inductor is optimized based on an empirical study of available inductors. The study shows that faster switching significantly reduces not only the inductor value but also volume, price, and even the inductor losses. In addition, unlike conventional resonant concepts, soft-switching control as part of the proposed PRC eliminates input voltage-dependent losses over a wide operating range, resulting in 76.3% peak efficiency. At  $V_{\text{in}} = 48 \text{ V}$ , a loss reduction of 35% is achieved compared with the conventional buck converter. Adjusting an integrated capacitor array, and selecting the number of oscillation periods, keeps the switching frequency within a narrow range. This ensures high efficiency across a wide range of  $V_{\rm in}=12$ -48 V, 100-500-mA load, and 5-V output at up to 25-MHz switching frequency. Thanks to the low output current ripple, the output capacitor can be as small as 50 nF.

*Index Terms*—Buck converter, inductors, multi-MHz switching, resonant dc–dc converter, soft-switching.

# I. INTRODUCTION

N TODAY'S electronics systems, several dc–dc converters are required to generate various voltage rails at the point of load. Multi-MHz dc–dc converters with frequencies in the order of 100 MHz, achieving tiny size at low cost, have been published for low input voltages in the range of 1–5 V [1], [2]. In contrast, several applications in growth areas like automotive, industrial, and IT servers require much larger input voltages in the range of 12–50 V. Converters for such high input voltages, which are switching in the multi-MHz range to achieve high integration, are rarely published. The motivation for this paper is supported by general system-level considerations for highly integrated high-Vin converters, outlined

Manuscript received November 25, 2017; revised March 6, 2018 and April 5, 2018; accepted April 5, 2018. Date of publication May 9, 2018; date of current version June 25, 2018. This paper was approved by Guest Editor Shidhartha Das. (Corresponding author: Juergen Wittmann.)

- J. Wittmann and T. Funk are with the Robert Bosch Center for Power Electronics, Reutlingen University, 72762 Reutlingen, Germany (e-mail: juergen.wittmann@reutlingen-university.de).
- T. Rosahl is with the Division of Automotive Electronics, Robert Bosch GmbH, 72762 Reutlingen, Germany.
- B. Wicht was with the Robert Bosch Center for Power Electronics, Reutlingen University, 72762 Reutlingen, Germany. He is now with the Institute of Microelectronic Systems, Leibniz University Hannover, 30167 Hannover, Germany.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2827953

in Section II, including inductor sizing and design limitations of conventional resonant concepts. The resulting higher conversion ratios require larger filter inductors. A significant reduction of the inductor size is possible by increasing the switching frequency, and by properly choosing the current ripple and thus the inductor value of the converter. To optimize the main inductor of the proposed converter, the benefit of a smaller inductor size and lower inductor losses is explored in an empirical study of available inductors in Section II-A. The main challenge for multi-MHz operation at high input voltages is excessive switching losses, which scale up linearly with the switching frequency. The main part of the switching losses increases even quadratically to the input voltage, due to charging of the switching node capacitance.

Soft-switching or zero-voltage switching (ZVS) are well-known techniques to reduce switching losses [5]. It can be utilized in a resonant converter or a quasi-resonant converter (QRC) [3], [6]. In resonant converters, the frequency of a resonant circuit determines the overall switching period of the converter, while in QRCs, oscillation of a resonant circuit only occurs during the OFF-time of the converter.

Thus, high efficiency is only achieved in a very narrow operating range [5]. A wide range of load and input voltages would require to vary the converter's switching frequency over a wide range. Section II-B reveals the associated design limitations for a conventional QRC, as shown in Fig. 1(a). This includes very small switch ON-time pulses and high losses in some of the operating points.

This paper presents a soft-switching buck converter for 12-48-V input and 5-V output at switching frequencies up to 25 MHz, which overcomes these limitations. It introduces a parallel-resonant converter (PRC), as shown in Fig. 1(b). Section III describes the implementation and the different operation modes of the PRC. A dedicated soft-switching control eliminates input voltage-dependent charging and switching losses across a wide range of input voltage and load current [4]. The PRC consists of a resonant circuit attached to a regular buck converter. The resonant frequency is tunable by an on-chip capacitor array. Allowing different numbers of oscillations of the resonant circuit, a wide range of operating points can be achieved, while the resulting switching frequency can be limited to a very narrow range, compared with conventional resonant concepts. Fast switching and resonant operation ensure small current and output voltage ripple, resulting in small passives. Particularly,  $L_0$  and  $C_0$  can be significantly reduced. Experimental results and a comparison to the state-of-the-art converters are presented in Section IV.





Fig. 1. (a) Conventional QRC [3]. (b) Proposed PRC [4].

#### II. CONVERTER SYSTEM CONSIDERATIONS

# A. Inductor Scaling

The increase of the switching frequency is motivated by enabling smaller passive filter components. In this section, the scaling of inductor losses, including ac losses (core losses, skin effect, and proximity effect) and dc losses (wiring resistance), and the inductor volume toward higher switching frequencies is explored by comparison of inductors available on the market. For this reason, inductors from a large inductor supplier are analyzed in terms of volume (and thus power density) and losses (with loss models provided by the supplier). The converter was assumed to operate at 48-V input, 5-V output, and 0.5-A load current. First, the current ripple was chosen to be fixed at a typical value of  $\Delta I_{L0} = 0.2$  A ( $\Delta I_{L0}/I_{\rm out} = 40\%$ ), and the inductors were designed for different switching frequencies.

The required inductor value for each switching frequency was calculated. For each of the resulting inductor values, all suitable inductors, offered by the vendor, were analyzed by comparing inductor losses, inductor volume, and price. At each frequency, the inductor with the smallest available inductor volume is selected. Fig. 2(a) shows the inductor losses, the inductor volume (marker size), and the price (color scale) of the selected inductors. It can be observed that a frequency increase allows to scale down the inductor volume, and at the same time, it exhibits significantly lower inductor losses, as the dc resistance is reduced due to the reduction of the required inductor value. Only at frequencies above 30 MHz and at high current ripple, ac losses become dominant and thus make aircore inductors the favorable choice. This is in accordance with a theoretical study of the inductor scaling in [7]. Moreover, the price of the inductors reduces toward smaller inductor volumes. At  $f_{sw} = 1$  MHz, the most expensive inductor is





Fig. 2. Scaling of the inductor for a buck converter operated at different switching frequencies and current ripple ( $V_{\rm in}=48~V,V_{\rm out}=5~V,$  and  $I_{\rm out}=0.5~{\rm A}$ ). (a) Scaling of inductor losses, inductor volume, and price at different switching frequencies, with a fixed current ripple of 40%. (b) Scaling of inductor losses, inductor volume, and price at different current ripples, with a fixed switching frequency of 10 MHz.

required, with a ferrite core of  $L_0=22.4~\mu{\rm H}$ , a volume of 17 mm³, and a price of U.S. \$0.78. Increasing the frequency, for example up to  $f_{\rm sw}=20~{\rm MHz}$ , the inductor value can be reduced to  $L_0=1.1~\mu{\rm H}$  with a six times smaller volume of only 3 mm³. This inductor is available at a price of only U.S. \$0.30, even using a more expensive compound core material. Other operating conditions show a similar trend. Higher switching frequencies up to the range of 20–30 MHz are thus highly beneficial for smaller inductor volumes, lower price, and less heat dissipation.

Second, a similar inductor analysis is done, while the switching frequency is kept constant at  $f_{\rm sw}=10$  MHz and the inductors values are selected to achieve different inductor current ripples. Again, the inductors with the smallest available inductor volume are shown in Fig. 2(b) for different current ripples. The inductor losses increase by more than three times, if the current ripple is increased from below 100% toward 300% (at 0.5-A load) and the inductor volume remains equal. The inductor losses can only be decreased by significantly increasing the inductor volume, which is demonstrated in Fig. 2(b) with two additional inductors of 0.3  $\mu$ H. These inductors, which operate at a current ripple



Fig. 3. Signals of the conventional QRC.

of 270%, are chosen such that they have inductor losses comparable to a 1.5- $\mu$ H inductor operating at 60% current ripple. Even at a five times smaller inductor value, the inductor volume is at least three times larger.

The converter presented in this paper is suitable to operate at switching frequencies of 8–25 MHz [see Section IV]. The output filter inductor ( $L_0$ ) is chosen as an inductor with a ferrite core with a value of 1.5  $\mu$ H, as this results in a current ripple range of approximately 80–380 mA (15–75% at  $I_{\rm out}=0.5$  A). The inductor used for this paper is added to Fig. 2. According to the analysis of Fig. 2(b), the current ripple allows to determine the best tradeoff between inductor losses and inductor volume. By further increasing the current ripple with a slightly smaller inductor value (e.g.,  $L_0=1$   $\mu$ H), the inductor volume could be further reduced, with the drawback of higher inductor losses.

The optimization of the inductor losses allows to at least partially compensate the higher switching losses toward higher switching frequencies.

#### B. Frequency Variation in Resonant Converters

The lowest switching frequency across the operating range determines the size of the passive filter components, if a specific limitation of the output voltage ripple needs to be fulfilled. Operating points requiring higher switching frequencies lead to additional switching losses, without further benefit in terms of converter volume. As a consequence, it is desirable to limit the switching frequency range in resonant converters. The following analysis of a conventional QRC [3] demonstrates that boundaries of the frequency range strongly limit the operating range ( $V_{\rm in}$ ,  $I_{\rm out}$ ). A wider operating range would only be possible at slower switching by using a significantly larger resonant circuit, which limits integration.

A conventional QRC according to Fig. 1(a) is typically used in discrete power electronics [5]. An IC-level design was presented in [3]. ZVS can be achieved by adding a resonant circuit  $L_R$  and  $C_R$  to a regular buck converter. The converter is controlled only with one switch, which is beneficial for lower switching losses in multi-MHz operation.

The operating principle is demonstrated by means of the converter's main waveforms in Fig. 3. This also helps to

understand the proposed PRC later on. When the switch MPR is turned on, the current  $i_{LR}$  increases through the resonant inductor  $L_R$  until it carries the output current  $I_{out}$ . The switching node  $V_{SW}$  rises as long as it is equal to the input voltage  $V_{in}$ . The diode  $D_0$  is blocking, and the current in  $L_R$  stays constant as  $V_{SW} = V_R$ . When the switch MPR is turned off,  $V_R$  and  $V_{SW}$  decrease to a negative forward voltage  $-V_F$  of  $D_0$ , and the diode  $D_0$  turns on.  $V_R$  begins to oscillate around  $-V_F$ . Once  $V_R$  reaches  $V_{in}$ , the switch MPR can be switched ON with ZVS, i.e., zero drain–source voltage.

As shown in Fig. 3, the switching frequency  $f_{\rm sw}$  results from the overall switching period  $T=1/f_{\rm sw}$ , which can be split into four different periods

$$T = t_{\text{fall}} + t_{\text{osc}} + t_{\text{IR,rise}} + t_{\text{on,SW}}.$$
 (1)

When the power switch MPR is turned on at  $t_0$ ,  $V_{\rm SW}$  and  $V_R$  are both discharged approximately in the same time  $t_{\rm fall}$  by the inductor currents  $i_{\rm LR}$  and  $i_{\rm L0}$  to the value of the negative forward voltage  $-V_F$  of  $D_0$ .  $t_{\rm fall}$  scales linear with  $V_{\rm in}$  and with  $1/I_{\rm out}$  [see Fig. 3]. Thus, it significantly impacts the period and the switching frequency at varying operating points.

At time  $t_1$ ,  $V_{SW}$  is held constant to  $-V_F$  by the conducting diode  $D_0$ . As MPR is still OFF,  $V_R$  experiences an oscillation around a mean value of  $-V_F$ . The amplitude  $\hat{V}_R$  of the oscillation calculates to

$$\hat{V}_R = \sqrt{L_R/C_R} \cdot I_{\text{out}}.$$
 (2)

For  $\hat{V}_R < V_{\text{in}}$ , MPR can be turned on with soft-switching at the maximum of the oscillation of  $V_R$ , which occurs at 2/3 of the oscillation period. In this case,  $t_{osc}$  is independent of  $V_{in}$ and  $I_{\text{out}}$ . The quality of soft-switching is related to the voltage difference across MPR when it turns on. The voltage difference depends on the amplitude  $\hat{V}_R$ . For  $\hat{V}_R > V_{\rm in}$ , MPR turns on (or the body diode of MPR becomes conducting), as soon as the oscillation of  $V_R$  reaches  $V_{\rm in}$ . In this case, the turn-on event happens before 2/3 of the oscillation period (before the oscillation would reach its maximum), and thus,  $t_{osc}$  becomes dependent of  $V_{\text{in}}$  and also of  $I_{\text{out}}$ , as it changes  $\hat{V}_R$  [see (2)]. At time  $t_2$ , the inductor current  $i_{LR}$  is zero. During  $t_{iLR,rise}$ ,  $i_{LR}$  increases until it reaches the current in the inductor  $L_0$ . At  $t_3$ , it exceeds  $i_{L0}$ , and  $V_{SW}$  is pulled up. The high-phase and thus the effective ON-time  $t_{on,SW}$  of the QRC ends at  $t_4$ , when MPR is turned off again.  $t_{on,SW}$  depends on  $V_{in}$ , as it defines the duty cycle of the converter.

The impact of the operating points on all the converter phases results in a wide variation of both the switching frequency as well as the effective ON-time  $t_{\rm on,SW}$  of the converter. In Fig. 4, the frequency variation of the conventional QRC is plotted over a wide input voltage and load current range, while the resonant components are  $L_R=300$  nH and  $C_R=30$  pF, which are in the range to be potentially fully integrated. A variation of  $V_{\rm in}$  from 10 to 50 V and of the load from 0.1 to 0.5 A result in a five times frequency variation.

One limitation of the QRC is that  $V_R$  swings negative during  $t_{\rm osc}$  to  $-\hat{V}_R$ . The drain-source voltage of MPR thus reaches a maximum of  $V_{\rm in} + \hat{V}_R$ . To achieve ZVS, requiring  $\hat{V}_R > V_{\rm in}$ , the maximum ratings of MPR need to be  $> 2V_{\rm in}$ . Assuming



Fig. 4. Frequency variation in a frequency-controlled QRC for a wide load and input voltage range.

that a realistic design for a 50-V input will use a technology rated to 100 V, the maximum amplitude has to be limited to  $\hat{V}_R = 50$  V. This corresponds to the maximum load current of  $I_{\text{out}} = 0.5$  A for the design in Fig. 4. The maximum  $\hat{V}_R$  value decreases toward smaller loads, and ZVS is achieved only for a combination of small input voltage and large output load. This is indicated in Fig. 4 (diagonal line).

A second limitation is related to the fact that the required duty cycle gets very small at high  $V_{\rm in}$ . Since high  $V_{\rm in}$  requires high switching frequencies at the same time, the resulting effective ON-time  $t_{\rm on,SW}$  is reduced to the sub-nanosecond range. The operating range in which the ON-time reduces to below 3 ns is indicated in Fig. 4. In high-voltage technologies, which are typically not optimized for speed, the generation of ON-time pulses <3 ns is usually very challenging. Together with the ZVS limitation, the QRC can only support a significantly reduced operating range, which is indicated in Fig. 4. The PRC proposed in this paper overcomes these limitations.

# III. PARALLEL-RESONANT CONVERTER

The proposed PRC consists of a conventional buck converter with MNO, an external diode  $D_0$ , and an output filter  $L_0$ and  $C_0$ , controlled by  $PWM_{MN0}$ .  $D_0$  is implemented as a Schottky diode to avoid reverse recovery losses and to reduce forward conduction losses. The output voltage is controlled by the ON-time of MNO, identical to a conventional buck converter. Thus, the output voltage regulation is state of the art. Resonant operation is achieved by placing a resonant circuit  $L_R$  and  $C_R$  and a second switch MPR in parallel to a buck converter [see Fig. 1(b)]. A pMOS switch is used as the resonant node reaches negative voltage levels of  $V_R = -V_{in}$ , which is not supported by nMOS devices in various technologies. The resonant switch MPR controls the energy in the resonant circuit. Fig. 5 (Mode 1) shows the signals of the switching node  $V_{SW}$  of the buck converter stage and  $V_R$  of the resonant circuit. MPR is turned on at  $t_0$ . As  $V_{SW}$ is still low, the current in the inductor  $L_R$  increases until it exceeds the current through  $L_0$  and starts to charge up  $V_{\rm SW}$ toward  $t_2$  with nearly no losses.

MN0 is turned on when  $V_{SW}$  reaches  $V_{in}$  with ZVS, and the turn-on losses of MN0 are significantly reduced.

The maximum voltage of  $V_{\rm SW}$ , and thus the minimum voltage  $V_{\rm DS,MN0}$  at turn on of MN0, is determined by the ON-time of MPR; thus, the ON-time of MPR controls ZVS of MN0. After MPR is turned off  $(t_1)$ ,  $V_R$  resonates and swings back toward  $V_{\rm in}$  after one or multiple oscillation periods n, which allows to also turn on MPR with soft-switching at  $t_4$ . The amplitude of the resonant circuit depends on  $V_{\rm in}$ ,  $I_{\rm out}$ , and  $C_R$ . To achieve soft-switching at MPR over a wide operating range  $(V_{\rm out}$  and  $I_{\rm out})$ ,  $C_R$  is adjustable, implemented as an integrated 5-bit capacitor array.

Smaller  $C_R$  values lead to higher amplitudes, required for increasing  $V_{\rm in}$ , which results in a higher resonant frequency. At the same time, higher  $V_{\rm in}$  requires smaller duty cycles, which is limited by the resonant charging of  $V_{\rm SW}$ . To overcome this limitation, the converter operates with different numbers of oscillation periods n of  $V_R$ , depending on the value of  $I_{\rm out}$  and  $V_{\rm in}$  (and thus  $C_R$ ). Three different operation modes can be distinguished in the PRC, which depending on the turn-on conditions of MPR and the number of oscillation periods n of  $V_R$ . The signals of the different operation modes are shown in Fig. 5.

Mode 1: The turn on of MPR occurs after a single oscillation of  $V_R$  (n=1).  $C_R$  adjusts the maximum of  $V_R$  to reach  $V_{\rm in}$  at the turn on of MPR.  $V_{\rm in}$  is limited to <24 V, as the on-time of MN0 becomes small (<3 ns). ZVS brings good efficiency, despite the high frequency with considerable gate charge losses.

Mode 2:  $C_R$  is set to its maximum value to achieve a lower oscillation frequency of  $V_R$ , resulting in reduced switching losses. The turn on of MPR happens after two oscillation periods of  $V_R$  (n=2). The entire first period occurs while MN0 is ON. Consequently,  $V_R$  is oscillating around  $V_{\rm in}$ , and the positive half-wave (after n=1) is clamped by the body diode of MPR. As  $V_{\rm SW}$  is low, the resonance inductor  $L_R$  experiences a significant current increase during body diode conduction and the resulting high-phase of  $V_R$ .  $I_R$  is high enough to again pull up  $V_{\rm SW}$ . This intermediate swing up of  $V_{\rm SW}$  again transfers energy to the output without turning on MN0, which reduces the overall voltage ripple at the output. A conventional buck converter requires to switch up to 40% faster to achieve the same output voltage ripple at n=2.  $V_R$  swings up close to  $V_{\rm in}$ , and soft-switching of MPR is achieved.

*Mode 3:* The value of  $C_R$  is set low enough (higher frequency) such that  $V_R$  reaches  $V_{\rm in}$  at n=1 and n=2. With higher switching frequency and lower intermediate  $V_{\rm SW}$  pullup, the output voltage ripple is similar to Mode 2. A frequency variation of  $\pm 20\%$  changes the ripple by only  $\pm 8\%$ .  $V_{\rm in}=48$  V can be handled for n=3 at reduced frequency and losses.

Table I summarizes the operation modes, including the selection of n, the related  $V_{in}$  range for each of the modes, and the switching frequency range.

Fig. 6 shows the implemented soft-switching control for MPR and MN0. When the falling edge of  $V_R$  crosses zero, a zero-cross detection circuit sets  $ZCD_{VR}$  high. In each switch control block [Fig. 6 (bottom)], the positive edge of  $ZCD_{VR}$  is passed through two variable 8-bit delay chains with 250-ps resolution (LSB), which results in a maximum



Fig. 5. Signals and switching principle of the proposed PRC in its different operation modes 1-3.

TABLE I
OPERATION MODES OF THE PRC

|         | Oscillation cycles n | $V_{in}$ (typ.) | Switching frequency (typ.) |
|---------|----------------------|-----------------|----------------------------|
| Mode 1  | 1                    | <24 V           | 15 - 30 MHz                |
| Mode 2  | 2                    | <25 V           | 9 - 15 MHz                 |
| Mode 3  | 2                    | 25 - 36 V       | 11 - 14 MHz                |
| Wiode 3 | ≥3                   | >36 V           | 9 - 10 MHz                 |



Fig. 6. Block diagram of the proposed PRC.

possible delay of 64 ns. The delayed signal (turn\_on) initiates PWM<sub>0</sub> or PWM<sub>R</sub> to be set high. The delay is adjusted cycle-by-cycle by an up-down counter, such that both MN0 and MPR turn on with minimum voltage across (soft-switching or ZVS).

To evaluate if soft-switching is achieved,  $V_{\rm SW}$  and  $V_R$  are each sampled twice, with a delay of about 500 ps, by the maximum detection block [see Fig. 7(a)], shortly before the corresponding switches are turned on. If the first sampled voltage  $S_1$  is smaller than the second sampled voltage  $S_2$ , MN0 or MPR has been turned on too early at the rising edge of  $V_{\rm SW}$  or  $V_R$  before the maximum voltage is achieved. Consequently, the up-down counter, controlling the 8-bit delay,



Fig. 7. Implementation of the proposed PRC. (a) Maximum detection circuit and principle. (b) ON-time control of PWM<sub>0</sub> and PWM<sub>R</sub>, circuit, and signals.



Fig. 8. Implementation of the 5-bit  $C_R$  array.

is increased for the next period. If  $S_1 > S_2$ , MN0 and MPR have been turned on too late, and after the maximum of  $V_{\rm SW}$  or  $V_R$ , the counter is decreased. The counter is also decreased if  $S_1 \approx S_2$ . This case indicates that either the body diode is conducting (turn on too late) or the corresponding switch is turned on at the optimum soft-switching point, which is the maximum of  $V_R$  or  $V_{\rm SW}$ . Consequently, the 8-bit delay value is toggled between the optimum turn-on point and one LSB time step after the optimum turn-on point. A logic-based range monitor observes  $\rm ZCD_{VSW}$  and  $\rm ZCD_{VR}$  to ensure that the turn on only occurs if  $V_{\rm SW}$  and  $V_R$  are positive.



Fig. 9. Sub-circuits of the converter. (a) S&H. (b) Zero-cross detection circuits for  $V_R$  (left) and  $V_{SW}$  (right). (c) Gate driver supply with charge pump.



Fig. 10. Photograph of (a) test chip implemented in a 180-nm BCD technology and (b) board of the converter with the IC directly bonded to the PCB.

The ON-time control [see Fig. 7(b)] operates similar to a conventional pulsewidth modulator. The signal turn\_on initiates an integrator ramp. The ON-time of MN0 or MPR is controlled by comparing the ramp to the reference voltages  $V_{\rm ton,0}$  or  $V_{\rm ton,R}$ .  $V_{\rm ton,0}$  controls the output voltage, while  $V_{\rm ton,R}$  is adjusted such that MP0 is turned on with ZVS.

The integrated 5-bit capacitor array, which covers a range of 50–150 pF, is shown in Fig. 8. Its LSB element utilizes



Fig. 11. Transient measurements of the proposed PRC. (a)  $V_{\rm in}=16$  V and  $I_{\rm out}=300$  mA in Mode 2 with n=2. (b)  $V_{\rm in}=24$  mA and  $I_{\rm out}=300$  mA in Mode 3 with n=2.

interleaved finger capacitors with a poly-Si plate against substrate coupling and associated losses. If the high-voltage switch MS is turned on, the capacitor cell is enabled and increases the total  $C_R$  value, resulting in lower switching frequency and higher amplitudes of  $V_R$ , adjusting the soft-switching condition. Parasitic capacitors determine the minimum value of  $C_R$  (if all switches MS are deselected).

The sample and hold (S&H) circuit of the maximum detection blocks is shown in Fig. 9(a). A frequency compensated voltage divider with a high time accuracy in the picosecond range is connected to  $V_{SW}$  or  $V_R$ , respectively. A two-stage sampling allows the sampled signal  $V_{SH}$  to be available at the output  $(C_{hold})$  for the whole switching period, while the sampling capacitance  $C_{\text{sample}}$  is connected back to the divided input. Thus,  $V_{SH}$  can be evaluated with a high-accurate lowspeed comparator during the entire switching cycle. Each switch of the S&H is implemented in complementary with an nMOS transistor and a pMOS transistor in parallel. This allows to compensate the gate charge coupling into the sampled signal, as the gate of the pMOS turns high, while the gate of the nMOS turns low. A positive voltage at  $V_{ref}$  shifts the divided voltage up to avoid the divided voltage from becoming negative for negative  $V_R$  or  $V_{SW}$ , which would open the switches and interfere the sample signals.

Each zero-cross detection circuit [see Fig. 9(b)] comprises an additional frequency compensated voltage divider.



Fig. 12. Transient measurement results of the turn-on regulation and waveforms. (a) Transient measurement with soft-switching control disabled: high switching losses. (b) Settling of turn-on delay control for MPR and MN0. (c) Transient measurement with settled soft-switching control at both MPR and MN0.



Fig. 13. Measured efficiency of the proposed PRC versus input voltage at (a)  $I_{\rm out}=500$  mA and (b)  $I_{\rm out}=300$  mA.

 $V_R$  requires a more accurate zero-cross detection for the period counter, while  $V_{\rm SW}$  uses a simple inverter with clamped input for high-voltage protection, which connects to the range monitor. Fig. 9(c) shows the charge pump supply for the MPR gate driver. It uses off-chip components, but full integration would be feasible. The gate driver for MN0 is supplied with a conventional bootstrap circuit.

#### IV. EXPERIMENTAL RESULTS AND DISCUSSION

The proposed PRC has been implemented in a 180-nm BCD technology [see Fig. 10(a)]. Fig. 10(b) shows the PCB of the converter used for the experiments.

Fig. 11(a) shows the measured transient signals at  $V_{\rm in} = 16$  V in Mode 2 (n=2, see Fig. 5) with the body diode conducting at the first maximum of the oscillation of  $V_R$  and the resulting high intermediate pull-up close to  $V_{\rm in}$  reducing the output voltage ripple. In Fig. 11(b), the converter operates at  $V_{\rm in} = 24$  V in Mode 3 (n=2), without body diode conduction at a higher overall switching frequency and a reduced intermediate pull-up.

For disabled soft-switching control, Fig. 12(a) confirms inefficient hard-switching of both devices at the switching node  $V_{\rm SW}$  and the resonant node  $V_R$ . Fig. 12(b) shows the measured settling of the turn-on delay for MN0 and MPR, respectively, after the soft-switching control is enabled. Both delays increase and reach their optimum values (soft-switching) at 87  $\mu$ s ( $t_{D,\rm SW}$ ) and 73  $\mu$ s ( $t_{D,R}$ ). The according signals  $V_{\rm SW}$  and  $V_R$  in soft-switching condition are shown in Fig. 12(c) for  $V_{\rm in}=15$  V, 300 mA, and n=2 oscillations.

Fig. 13 shows the measured efficiency versus  $V_{\rm in}$ . At  $I_{\rm out} =$ 500 mA [see Fig. 13(a)], the peak efficiency of the PRC is 76.3% at  $V_{\rm in} = 24$  V in Mode 2 at a switching frequency of 10.8 MHz and 71.5% in Mode 1 at switching frequency of at close to 25 MHz. Thus, Mode 1 is slightly less efficient but allows up to a 2.5 times increase of the switching frequency, resulting in a significantly smaller output filter. However, Mode 1 is limited to a maximum input voltage of 24 V at  $I_{\text{out}} = 500 \text{ mA}$  and 18 V at  $I_{\text{out}} = 300 \text{ mA}$  [see Fig. 13(b)]. Input voltages up to 48 V are reached for n = 3 cycles at  $V_{\rm out} = 5$  V in Mode 3 (in accordance to Table I). At this large conversion ratio of nearly 10:1, the converter still achieves efficiencies above 67%. For  $V_{\rm in} > 20$  V, the PRC is superior in efficiency by up to 10.7% compared with the conventional buck converter at a switching frequency that results in the same output voltage ripple. At  $I_{out} = 300 \text{ mA}$  [see Fig. 13b)], the maximum efficiency gain is 14.5% at  $V_{\rm in} = 36$  V. The two plots in Fig. 13 reveal that the switching frequency increases toward higher  $V_{\text{in}}$  up to 40 V to about 14 MHz for n = 2.



Fig. 14. Measured efficiency of the proposed PRC versus load current at  $V_{\rm in}=24~{\rm V}$ .

TABLE II  $\label{eq:loss comparison of a Buck Converter and the PRC at } I_{\rm out} = 0.5 \, {\rm A}$ 

|                                           | $V_{in} = 24 \mathrm{V}$ | $V_{in} = 48 \mathrm{V}$ |
|-------------------------------------------|--------------------------|--------------------------|
| Losses in buck converter                  | 969 mW                   | 1918 mW                  |
| - Loss reduction by soft-switching of MN0 | −586 mW                  | −1540 mW                 |
| + Losses of resonant circuit              | +392 mW                  | +862 mW                  |
| Losses of PRC                             | 776 mW                   | 1240 mW                  |
| $\Delta$ Losses PRC vs. buck converter    | −193 mW                  | -678 mW                  |
|                                           | -20 %                    | -35 %                    |

As soon as the number of oscillation periods of  $V_R$  is increased to n=3 at  $V_{\rm in}=40$  V and above, the switching frequency is reduced to below 10 MHz, similar to switching frequencies required at low  $V_{\rm in}$ . This way, the overall switching frequency stays in a range of 9–15 MHz, which is significantly lower than the frequency range of a conventional QRC, as indicated in Fig. 4.

Fig. 14 shows the efficiency versus output current. At  $V_{\rm in}=24$  V, the proposed PRC shows up to 11.3% higher efficiency than a hard-switching buck converter, corresponding to a 21.3% loss reduction. The switching frequency increases toward lower currents for n=2 to nearly 15 MHz. If the number of oscillation periods is changed to n=3 at  $I_{\rm out}<200$  mA, the switching frequency is again reduced to about 10 MHz, which limits the switching losses at light load.

Table II shows the improvement of the losses in the PRC compared with the buck converter. It opposes the losses, which are reduced by achieving soft-switching in the buck converter stage, and the additional losses dissipated in the required PRC resonant circuit. Soft-switching nearly eliminates transition losses and charging losses of the parasitic capacitances at the switching node  $V_{\rm SW}$ . The added losses caused by the resonant circuit are mainly due to the resonant switch. Negative voltages at  $V_R$  require the implementation of MPR as a pMOS device in this technology, with large parasitics (gate charge, and so on) and ON-state resistance. With an nMOS switch (e.g., with SOI), calculations indicate that the PRC has the potential to achieve peak efficiencies of > 85%. The loss contribution of the integrated capacitor is negligible (typically  $\le 1\%$  efficiency) due to

TABLE III Comparison With Prior Art

|                  | [9]                    | [8]               | [3]               | [10]         | This Work           |
|------------------|------------------------|-------------------|-------------------|--------------|---------------------|
| Techno-<br>logy  | 0.5 μm<br>120V<br>CMOS | 0.18 μm<br>HV BCD | 0.18 µm HV<br>BCD | not reported | 0.18 μm<br>HV BCD   |
| $f_{ m sw}$      | 2 MHz                  | 10 MHz            | 8 MHz             | 5 MHz        | 9-15 MHz            |
| $V_{ m in}$      | 12-100 V               | 12-18 V           | 20 V              | 8-14 V       | 12-48 V             |
| $I_{ m out}$     | 0.5 A                  | 0.5 A             | 0.2 A             | 10 A         | 0.5 A               |
| $V_{ m out}$     | 10 V                   | 1.8 V/5 V         | 5 V               | 1.2 V        | 5 V                 |
| $L_0$            | 1.5 μΗ                 | 10 μΗ             | 2.2 μΗ            | 2x100 nH     | 1.5 μΗ              |
| $C_0$            | 4.7 μF                 | 10 μF             | 30 μF             | 91 nF        | 50 nF               |
| Add.<br>passives | C=1 μF                 | -                 | <i>L</i> =1.2 μH  | C=1 μF       | $L_{\rm R}$ =300 nH |
| Peak Eff.        | 90 %                   | 81 %              | 72.3 %            | 82.5 %       | 76.3 %              |

the low-resistive implementation [see Fig. 8]. The prototype for the experimental measurements uses an air-core inductor  $L_R$  in the resonant circuit, with inductor losses at a non-significant level. A typical resonant frequency of  $L_R$  above 20 MHz brings  $L_R$  to the border, at which air-core inductors become favorable, as shown in Section II-A and [7]. Further volume reduction or even on-chip integration is expected to be possible with a custom inductor design and, in general, with the ongoing progress regarding RF inductor technology and core materials. A further loss optimization is possible by replacing the external Schottky diode by an integrated low-side switch. The resulting synchronous output stage is expected to be more efficient only with an accurate dead time control [8], which makes the overall control of the converter complex.

Table III shows the comparison with prior art. Reference [3] comprises a quasi-resonant concept, but soft-switching is achieved only at a fixed conversion ratio. Reference [9] can handle 100 V, but it runs at higher output voltage and a much lower frequency, whereby the current ripple in the inductor increases up to 2 A. To achieve similar inductor losses, this results in a multiple times larger inductor volume compared with this paper [as demonstrated in Fig. 2(b)], even at the same inductor value ( $L_0 = 1.5 \mu H$ ).

Moreover, a larger output capacitor  $C_0$  is required  $(C_0 = 4.7 \ \mu\text{F})$ . Thanks to the resonant operation at high switching frequency with significantly lower current ripple, the converter in this paper allows to reduce  $C_0$  to extremely small values  $(C_0 = 50 \text{ nF})$ , which could be easily integrated on-chip with a suitable technology, e.g., deep trench capacitors [11].

This paper supports a wide input range of 12–48 V and 100–500-mA output current range at switching frequencies up to 15 MHz. At input voltages below 24 V, even switching frequencies up to 25 MHz with only slightly lower efficiencies are possible by changing the operation mode.

# V. CONCLUSION

An increase of the switching frequency leads to a significant reduction of not only the values of the passives in the converter but also the size, price, and even the inductor losses. In contrast, the expected efficiency in a converter scales down drastically by increasing the operating points toward high input voltages and multi-MHz switching, as well as by decreasing the output voltage or current. A PRC is introduced, which overcomes the efficiency decrease by softswitching of the power switches, achieved by a mixed-signal soft-switching control. Implemented in a 180-nm high-voltage BCD technology, the PRC achieves soft-switching over a wide input voltage range of 12-48 V and over an output current range of 100-500 mA. This is also supported by a fully integrated adjustable 8-bit capacitor array and by turning on the resonant power switch not every oscillation period, but after multiple resonant cycles n. Also the resonant power switch operates in soft-switching mode, ensuring minimum losses. The PRC achieves peak efficiencies up to 76.3% at 10.8-MHz switching. Switching frequencies up to even 25 MHz are supported below the input voltage of 24 V. The PRC is able to reduce the required switching frequency range to 9-15 MHz. A conventional QRC would require a frequency range of about 10-50 MHz for the same range of operating points. The proposed converter enables highly compact power management solutions for various applications. It can be designed for even higher switching frequencies and input voltages, suitable for future high-efficient power electronics applications using GaN devices.

#### REFERENCES

- [1] F. Neveu, C. Martin, and B. Allard, "Review of high frequency, highly integrated inductive DC-DC converters," in *Proc. Int. Conf. Integr. Power Syst. (CIPS)*, 2014, pp. 1–7. [Online]. Available: http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=6776824
- [2] Y. Jiang and A. Fayed, "A 1 A, dual-inductor 4-output buck converter with 20 MHz/100 MHz dual-frequency switching and integrated output filters in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 51, no. 10, pp. 2485–2500, Oct. 2016.
- [3] T. Funk, J. Wittmann, T. Rosahl, and B. Wicht, "A 20 V, 8 MHz resonant DCDC converter with predictive control for 1 ns resolution softswitching," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2015, pp. 1742–1745.
- [4] J. Wittmann, T. Funk, T. Rosahl, and B. Wicht, "A 12–48 V wide-vin 9–15 MHz soft-switching controlled resonant DCDC converter," in *Proc.* 43rd IEEE Eur. Solid State Circuits Conf. (ESSCIRC), Sep. 2017, pp. 348–351.
- [5] K.-H. Liu and F. C. Y. Lee, "Zero-voltage switching technique in DC/DC converters," *IEEE Trans. Power Electron.*, vol. 5, no. 3, pp. 293–304, Jul. 1990.
- [6] H. Mousavian, A. Bakhshai, and P. Jain, "An improved PDM control method for a high frequency quasi-resonat converter," in *Proc. IEEE Energy Convers. Congr. Expo. (ECCE)*, Sep. 2016, pp. 1–8. [Online]. Available: http://ieeexplore.ieee.org/document/7854846/
- [7] D. J. Perreault et al., "Opportunities and challenges in very high frequency power conversion," in Proc. IEEE 24th Annu. Appl. Power Electron. Conf. Expo. (APEC), Feb. 2009, pp. 1–14. [Online]. Available: http://ieeexplore.ieee.org/document/4802625/
- [8] J. Wittmann, A. Barner, T. Rosahl, and B. Wicht, "An 18 V input 10 MHz buck converter with 125 ps mixed-signal dead time control," *IEEE J. Solid-State Circuits*, vol. 51, no. 7, pp. 1705–1715, Jul. 2016.
- [9] J. Xue and H. Lee, "A 2 MHz 12-to-100 V 90%-efficiency self-balancing ZVS three-level DC-DC regulator with constant-frequency AOT V2 control and 5 ns ZVS turn-on delay," in *Proc. IEEE Int. Solid-State Circuits Conf. (ISSCC)*, Jan. 2016, pp. 226–227.
- [10] P. S. Shenoy et al., "A 5 MHz, 12 V, 10 A, monolithically integrated two-phase series capacitor buck converter," in Proc. IEEE Appl. Power Electron. Conf. Expo. (APEC), Mar. 2016, pp. 66–72.

[11] A. Aminulloh, V. Kumar, S. M. Yang, and G. Sheu, "Novel structure of deep trench capacitor with higher breakdown and higher capacitance density for low dropout voltage regulator," in *Proc. IEEE 10th Int. Conf. Power Electron. Drive Syst. (PEDS)*, Apr. 2013, pp. 389–392.



**Juergen Wittmann** (M'12) received the Dipl.Ing. degree from the Technical University of Munich, Munich, Germany, in 2006.

From 2006 to 2011, he was with the Mixed-Signal Automotive Business Unit, Texas Instruments, Freising, Germany. He designed ICs for automotive applications, such as power management, network transceivers, gate drivers, and motor control with a focus on low-power EMC and ESD. In 2011, he joined the Robert Bosch Center for Power Electronics, Reutlingen University, Reutlingen, Germany,

as a research assistant, where he is currently pursuing the Ph.D. degree in power- and microelectronics with the focus on fast-switching dc-dc converters. He holds four patents.

Mr. Wittmann received the Best Paper Award at the European Solid-State Circuits Conference in 2015. In 2017, he was invited to give an International Solid-State Circuits Conference forum presentation on integrated voltage regulators for SoC and emerging IoT systems.



**Tobias Funk** (M'13) received the B.Eng. degree from the Esslingen University of Applied Science, Esslingen, Germany, in 2011, and the M.Sc. degree from Reutlingen University, Reutlingen, Germany, in 2013, where he is currently pursuing the Ph.D. degree in electrical engineering with the Robert Bosch Center for Power Electronics.

His current research interests include integrated power management and fully integrated wide bandwidth current measurement.

Mr. Funk received the Robert Bosch Award for the best master's thesis of his semester in 2013.



**Thoralf Rosahl** received the Dipl.Ing. degree from the Dresden University of Technology, Dresden, Germany, in 1990.

Since 1991, he has been with the Automotive Electronics Business Unit, Robert Bosch GmbH, Reutlingen, Germany. He works in the field of power management, especially linear and switched mode power supplies. As a Chief Expert Analog Designer, he is also responsible for design methods in the analog flow for ASIC development.



**Bernhard Wicht** (SM'14) received the Dipl.Ing. degree in electrical engineering from the Dresden University of Technology, Dresden, Germany, in 1996, and the Ph.D. degree from the Technical University of Munich, Munich, Germany, in 2002.

He has over 20 years of experience in analog and smart power IC design. Between 2003 and 2010, he was with the Mixed-Signal Automotive Business Unit, Texas Instruments, Freising, Germany, responsible for the design of automotive power management ICs. In 2010, he became a Full Professor for

integrated circuit design and a member of the Robert Bosch Center for Power Electronics, Reutlingen University, Reutlingen, Germany. Since 2017, he has been the Head of the Chair for Mixed-Signal IC Design, Leibniz University Hannover, Hannover, Germany. He holds 14 patents with several more pending. His current research interests include IC design with a focus on power management, gate drivers, and high-voltage design.

Dr. Wicht currently serves as a member of the Technical Program Committee of the European Solid-State Circuits Conference (ESSCIRC) and the International Solid-State Circuits Conference. He was a co-recipient of the 2015 ESSCIRC Best Paper Award.